## REFERENCES - 1. Fathi, E.T., and Krieger, M., "Multiple-microprocessor systems: what, why, when," IEEE Computer, 16 (3), 23-31, 1983. - 2. Gupta, A., and Toong, H-M.D., "Increasing throughput of multiprodessor systems," <u>IEEE Trans. Ind. Electron.</u>, 32 (3), 260 - 267, 1985. - 3. Hwang, K., and Briggs, F.A., Computer Architectures and Parallel Processing, pp.459-551, McGraw-Hill International, Singapore, 1984. - 4. Snyder, W.E., <u>Industrial robots</u>: computer interface and control, pp.288-293, Prentice-Hall International, USA, 1985. - 5. Kim, J.H., and Alexander, W.E., "A multiprocessor architecture for 2 dimensional digital filters," <u>IEEE Trans. Computer</u>, 36(7), 876 883, 1987. - 6. Groover, M.P., and Zimmers, E.W., CAD/CAM, pp.34-50, Prentice-Hall International, USA, 1984. - 7. Yang, E., "Performance evaluation and design of supervisory control and data acquisition system," IEEE Trans. Ind. Electron., 31 (4), 321 327, 1984. - 8. Bhuyan, L.N., Yang, Q., and Agrawal, D.P., "Performance of multiprocessor interconnection networks," <u>IEEE Computer</u>, 22 (2), 25 37, 1989. - 9. Polczynski, M.H., "Multiple uP control system raises through-put without bus conflict," <u>Electron. Des.</u>, 27 (3), 281 285, 1982. - 10. Petriu, E., "N-channel asynchronous arbiter resolves resource allocation conflicts," Comput. Des., 19 (8), 126 - 129, 1980. - 11. Loewer, B., "The Z-80 in Parallel," Byte, 3 (6), 60 63, 1978. - 12. Hojberg, K.S., "An asynchronous arbiter resolves resource allocation conflicts on random priority," <u>Comput. Des.</u>, 16 (8), 120 - 123, 1977. - 13. Heldelberger, P., and Lavenberg, S.S., "Computer performance evaluation methodology," <u>IEEE Trans. Computer</u>, 33 (12), 1195 - 1219, 1984. - 14. Denning, P.J., and Buzen, J.P., "The operational analysis of queueing network models," <u>ACM computing surveys</u>, 10 (3), 225 - 261, 1978. - 15. Marsan, M.A., and Balbo, G., et. al., "Comparative performance analysis of single bus multiprocessor architectures," <u>IEEE</u> Trans. Computer, 31 (12), 1179 1191, 1982. - 16. Kriz, J., "A queueing analysis of a symmetrical multiprocessor with shared memories and buses," <u>IEE Proc.</u>, 130 E (3), 83 89, 1983. - 17. Towsley, D., "Approximate models of multiple bus multiprocessor systems," IEEE Trans. Computer, 35 (3), 220 228, 1980. - 18. Madnick, S.E., and Wang, Y.R., "Performance analysis of multi-microprocessor systems," <u>IEEE Trans. Ind. Electron.</u>, 34 (3), 345 350, 1987. - 19. Connelly, T.G., and Griffiths, M.P., "Modelling compelled multiprocessor systems," IEE Proc., 132E (4), 211 216, 1985. - 20. Woodbury, M.H., and Shin, K.G., "Performance modelling and measurement of real-time multiple processors with time-shared buses," IEEE Trans. Computer, 37 (2), 214 224, 1988. - 21. Sanguinetti, J., and Group, D., "Performance of message-based multiprocessor," IEEE Computer, 19 (8), 47 55, 1986. - 22. Papasratorn, B., " A small-scaled distributed microprocessor system using shared memory technique," Master's thesis, Department of Electrical Engineering, Graduate School, Chulalongkorn University, 1984. - 23. Papasratorn, B., and Prapinmongkolkarn, P., "A small-scale distributed microprocessor system using shared memory technique," <u>IEEE Trans. Ind. Electron.</u>, 32 (2), 99 102, 1985. - 24. Chande, P.K., Ramani, A.K., and Sharma, P.C., "Modular TMR multiprocessor system," <u>IEEE Trans. Ind. Electron.</u>, 36 (1), 34 41, 1989. - 25. Clarke E.M., and Nikolaou, C.N., "Distributed reconfiguration strategies for fault-tolerant multiprocessor systems," <u>IEEE</u> Trans. Computer, 31 (8), 771 784, 1982. - 26. Papasratorn, B., and Prapinmongkolkarn, P., "Performance analysis of the unsymmetrical multiple-microprocessor system with shared memory," <a href="IEEE Trans.">IEEE Trans.</a> Ind. Electron., submitted for publication. - 27. Gross, D., and Harris, C.M., Fundamentals of queueing theory, pp.95-107, John-Wiley, USA., 2nd ed., 1988. - 28. Kleinrock, L., Queueing systems. Theory, Vol. 1, pp.102-107, John-Wiley, USA., 1976. - 29. Martin, J., System analysis for data transmission systems, pp.305-450, John-Wiley, USA., 1974. - 30. Papasratorn, B., and Prapinmongkolkarn, P., "A multiple microprocessor system application in SCADA system," Proc. of MICONEX 86 Conf., pp. 80 89, China, 1986. - 31. Yang, E., "Retrofitting supervisory control and data acquisition system with microprocessor based communication controller, " <u>IEEE Trans. Ind. Electron. Control. Instrum.</u>, 28 (4), 376 380, 1981. - 32. Schwartz, M., Computer-communication network design and analysis, pp.50-250, Prentice-Hall, USA., 1977. APPENDIX ศูนย์วิทยทรัพยากร จหาลงกรณ์มหาวิทยาลัย ## APPENDIX A ## Derivation of Equation (3.1) There are c microprocessors in the multiple-microprocessor system. Assuming that the data transaction arrival rate is distributed according to Poisson distribution with mean $\lambda$ and the processing time for each microprocessor is exponential distribution with mean $\mu_i$ , $i=1,\,2,\,3,\ldots,c$ . Considering the mean service rate of this system, if there are more than c transactions in the system, all the c microprocessors are busy and each is processing at a mean of $\mu_1$ , $i=1, 2, \ldots, c$ and the mean system output rate is thus $\mu_1 + \mu_2 + \ldots + \mu_c$ . When they are fewer than c transactions in the system, only n of c servers are busy and the mean service rate of the system can be derived as follows. n=1: upon entry into the system, the transaction will be proceeded to any microprocessor with equal probability. It will then speed an exponentially distributed interval of time in microprocessor i whose mean is $1/\mu_i$ . After that interval the transaction departs and only then a new transaction is allowed to enter the processing facility. It is clear from the description that the processing time p.d.f. will be given by $$b(x) = \frac{1}{c}\mu_{1}e + \frac{1}{c}\mu_{2}e + \cdots + \frac{1}{c}\mu_{c}e^{-\mu_{c}x}$$ x = microprocessor processing time Taking the Lapace transform, and set s = 0, we get the expectation of processing time $\overline{x}$ $$\bar{x} = \frac{1}{c} \begin{bmatrix} c \\ i = 1 \end{bmatrix} \bar{\mu}_i$$ The mean processing rate becomes $$\mu = 1 / \frac{1}{c} \left[ \sum_{i=1}^{c} \frac{1}{\mu_i} \right]$$ $$\mu = \frac{c}{c}$$ $$i = 1 \quad \frac{1}{\mu_i}$$ The flow balance equation is as follows: n=1: $$\frac{c}{c}$$ $$i = 1 \begin{pmatrix} \frac{c}{\mu_i} \end{pmatrix}$$ $$p_1 = \frac{\lambda p_0}{\lambda p_0}$$ $$p_1 = \frac{\lambda p_0}{\lambda p_0}$$ $$i = \frac{\lambda p_0}{\lambda p_0}$$ $$i = \frac{\lambda p_0}{\lambda p_0}$$ $$p_1 = \delta p_0$$ where $\delta = \lambda / \frac{c}{c}$ $i = \frac{\Sigma}{i} \frac{1}{\mu}$ n = c n = c+1 $$P_{n} = \begin{cases} \frac{1}{n!} \delta^{n} P_{0} & 1 < n < c \\ \frac{\delta^{c-1} \rho^{n-(c-1)}}{(c-1)!} P_{0} & c \le n \end{cases}$$ (3.1) ## **AUTOBIOGRAPHY** Mr. Borworn Papasratorn was born in Bangkok on July 28, 1957. He received M.Eng (EE) in Communication Engineering from the Department of Electrical Engineering, Chulalongkorn University in 1984. During 1980 and 1985, he was with the Department of Aviation, Thailand, as an electronic engineer. His responsibility included design, installation and maintenance of the air navigation aided equipments. At present, he is a lecturer in the Department of Computer Engineering, King Mongkut's Institute of Technology Thonburi. His current research interests include multiple-microprocessor systems, local area networks and CAD in VLSI.